# **OKI** Semiconductor

# **MSM9810B**

# 8-Channel Mixing OKI ADPCM Type Voice Synthesis LSI

This document contains minimum specifications. For full specifications, please contact your nearest Oki office or representative.

This version:

Previous version: Jun. 2000

May 2001

### **GENERAL DESCRIPTION**

The MSM9810B is an 8-channel mixing voice synthesis LSI, to which up to 128 Mbits of ROM and/or EPROM storing voice data can directly be connected externally.

The device is straight 8-bit PCM playback, non-linear 8-bit PCM playback, 4-bit ADPCM playback, and 4-bit ADPCM2 playback selectable and provides 2-channel stereo output and volume control. The MSM9810B contains a 14-bit D/A converter and LPF.

The MSM9810B can easily configure a system by connecting voice data storage memory, power amplifier, and CPU externally.

#### **FEATURES**

- Non-linear 8-bit PCM/straight 8-bit PCM/4-bit ADPCM/4-bit ADPCM2
- Serial input or parallel input selectable
- Phrase Control Table function
- 8-channel mixing function
- Master clock frequency : 4.096 MHz
- Sampling frequency : 4.0 kHz, 5.3 kHz, 6.4 kHz, 8.0 kHz, 10.6 kHz, 12.8 kHz, 16.0 kHz,
  - 21.2 kHz, 25.6 kHz, 32.0 kHz
- Maximum number of phrases : 256
- Output channel : L/R 2 channels
- Built-in volume control function (for each output channel)
- Built-in 14-bit D/A converter
- Built-in low-pass filter : Digital filter
  - 64-pin plastic QFP (QFP64-P-1414-0.80-BK) (Product name: MSM9810BGS-BK)

# **BLOCK DIAGRAM**



## PIN CONFIGURATION (TOP VIEW)



NC: No connection

64-pin Plastic QFP

# PIN DESCRIPTIONS

| Pin           | Symbol   | Туре | Description                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|---------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 40-47, 49-64  | RA23-RA0 | 0    | Address pins for external memory. These pins become high impedance when $\overline{\text{RCS}}$ pin is "H".                                                                                                                                                                                                                  |  |  |  |  |
| 30, 31, 33-38 | RD7-RD0  | I    | Data pin for external memory. Pull-down resistors are internally connected to these pins. These pull-down resistors become valid when the $\overline{RCS}$ pin is "H", and become invalid when the $\overline{RCS}$ pin is "L".                                                                                              |  |  |  |  |
| 39            | ROE      | 0    | Output enable pin for external memory.                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 8             | RCS      | I    | When this pin is "L", RA23 to RA0 and $\overline{R0E}$ pins output address data and output enable signal.  When this pin is "H", RA23 to RA0 and $\overline{R0E}$ pins become high impedance.                                                                                                                                |  |  |  |  |
| 15            | CMD      | -    | Select pin for Command data or Subcommand data for CPU interface. When this pin is "H", subcommand input is selected.  When this pin is "L", command input is selected. A pull-up resistor is internally connected to this pin.                                                                                              |  |  |  |  |
| 16            | RD       | 1    | Read pin for CPU interface.  A pull-up resistor is internally connected to this pin.                                                                                                                                                                                                                                         |  |  |  |  |
| 18            | WR       | I    | Write pin for CPU interface. A pull-up resistor is internally connected to this pin.                                                                                                                                                                                                                                         |  |  |  |  |
| 20            | CS       | I    | Chip select pin for CPU interface. When $\overline{CS}$ is "H", $\overline{WR}/\overline{RD}$ signal is not entered in this LSI. A pull-up resistor is internally connected to this pin.                                                                                                                                     |  |  |  |  |
| 14            | SERIAL   | ı    | CPU input interface select pin. When SERIAL is "H", serial input interface is selected.  When it is "L", parallel input interface is selected.                                                                                                                                                                               |  |  |  |  |
| 28            | D7/SD    | I/O  | Data bus pin for CPU interface when parallel input interface is selected. When $\overline{\text{WR}}$ is "L", this pin serves as data input pin.  When $\overline{\text{RD}}$ is "L", this pin serves as channel status data output pin.  When serial input interface is selected, this pin serves as serial data input pin. |  |  |  |  |
| 27            | D6/SI    | I/O  | Data bus pin for CPU interface when parallel input interface is selected. When $\overline{WR}$ is "L", this pin serves as data input pin. When $\overline{RD}$ is "L", this pin serves as channel status output pin. When serial input interface is selected, this pin serves as serial clock input pin.                     |  |  |  |  |
| 26            | D5/SO    | I/O  | Data bus pin for CPU interface when parallel input interface is selected. When $\overline{WR}$ is "L", this pin serves as data input pin.  When $\overline{RD}$ is "L", this pin serves as channel status output pin.  When serial input interface is selected, this pin serves as channel status serial output pin.         |  |  |  |  |

| Pin   | Symbol           | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|-------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 25    | D4/UD            | I/O  | Data bus pin for CPU interface when parallel input interface is selected. When $\overline{\text{WR}}$ is "L", this pin serves as data input pin. When $\overline{\text{RD}}$ is "L", this pin serves as channel status output pin. When serial input interface is selected, this pin serves as channel status select pin. When UD is "H", channels 8 thru 5 are output to SR3 thru SR0, respectively. When UD is "L", channels 4 thru 1 are output to SR3 thru SR0, respectively. |  |  |  |  |  |
| 24    | D3/SR3           |      | Data bus pin for CPU interface when parallel input interface is selected. When $\overline{\text{WR}}$ is "L", this pin serves as data input pin.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 23    | D2/SR2           | I/O  | When RD is "L", this pin serves as channel status output pin.  When serial input interface is selected, this pin serves as channel status                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 22    | D1/SR1           | I/O  | output pin.  When UD is "H", channels 8 thru 5 are output to SR3 thru SR0, respectively.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 21    | D0/SR0           |      | When UD is "L", channels 4 thru 1 are output to SR3 thru SR0, respectively.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 4     | LDAO             | 0    | LEFT side analog output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 5     | RDAO             | 0    | RIGHT side analog output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 11    | XT               | I    | Crystal or ceramic oscillator connection pin. A feedback resistor of about $1M\Omega$ is connected between XT and $\overline{\text{XT}}$ . When external clocks are used, enter external clocks into this pin.                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 12    | XT               | 0    | Crystal or ceramic oscillator connection pin. When external clocks are used, leave this pin open.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 29    | RESET            | I    | When this pin is "L" level, the LSI is initialized. At that time, oscillation stops and D/A outputs go to GND level. A pull-up resistor is internally connected to this pin.                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 19    | NCR/BUSY         | I    | Channel status select pin.  When this pin is "H", NCR signal is output. When it is "L", BUSY signal is output.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 9     | TEST1            |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 10    | TEST2            |      | Disp for I Cl tooting Apply (II " lovel to the control                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 13    | TEST3            | ] '  | Pins for LSI testing. Apply "L" level to these pins.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 3     | TEST4            |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 6     | AV <sub>DD</sub> | _    | Analog power supply pin. A bypass capacitor of 01 $\mu F$ or more should be connected between the AGND pin and the AV <sub>DD</sub> pin.                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 7, 48 | DV <sub>DD</sub> | _    | Digital power supply pin. A bypass capacitor of 0.1 $\mu F$ or more should be connected between the DGND pin and the DV <sub>DD</sub> pin.                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 2     | AGND             | _    | Analog GND pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 1, 32 | DGND             | _    | Digital GND pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |

# ABSOLUTE MAXIMUM RATINGS

(GND = 0 V)

| Parameter            | Symbol           | Condition | Rating                   | Unit |
|----------------------|------------------|-----------|--------------------------|------|
| Power Supply Voltage | $V_{DD}$         | Ta= 25°C  | −0.3 to +7.0             | V    |
| Input Voltage        | V <sub>IN</sub>  | 1a= 25 C  | $-0.3$ to $V_{DD}$ + 0.3 | V    |
| Storage Temperature  | T <sub>STG</sub> | _         | -55 to +150              | °C   |

## RECOMMENDED OPERATING CONDITIONS

(GND = 0 V)

| Parameter              | Symbol           | Condition | Range      |       |      | Unit |
|------------------------|------------------|-----------|------------|-------|------|------|
| Power Supply Voltage   | $V_{DD}$         |           | 4.5 to 5.5 |       |      | V    |
| Operating Temperature  | T <sub>op</sub>  | _         | -40 to +85 |       |      | °C   |
| Mantar Clark Fraguency | f <sub>osc</sub> |           | Min.       | Тур.  | Max. | MHz  |
| Master Clock Frequency |                  |           | 3.5        | 4.096 | 4.5  |      |

## **ELECTRICAL CHARACTERISTICS**

# **DC** Characteristics

 $(DV_{DD} = AV_{DD} = 4.5 \text{ to } 5.5 \text{ V}, DGND = AGND = 0 \text{ V}, Ta = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter                           | Symbol           | Condition                                        | Min.                 | Тур. | Max.                 | Unit |
|-------------------------------------|------------------|--------------------------------------------------|----------------------|------|----------------------|------|
| High-level Input Voltage            | V <sub>IH</sub>  | _                                                | $0.84 \times V_{DD}$ | _    | _                    | V    |
| Low-level Input Voltage             | $V_{IL}$         | _                                                | _                    | _    | $0.16 \times V_{DD}$ | V    |
| High-level Output Voltage           | V <sub>OH</sub>  | $I_{OH} = -1 \text{ mA}$                         | $V_{DD} - 0.4$       | _    | _                    | V    |
| Low-level Output Voltage            | V <sub>OL</sub>  | $I_{OL} = 2 \text{ mA}$                          | _                    | _    | 0.4                  | V    |
| High-level Input Current 1          | I <sub>IH1</sub> | $V_{IH} = V_{DD}$                                | _                    | _    | 10                   | μΑ   |
| High-level Input Current 2 (Note 1) | I <sub>IH2</sub> | Applied to pins with internal pull-down resistor | 30                   | _    | 300                  | μΑ   |
| Low-level Input Current 1           | I <sub>IL1</sub> | V <sub>IL</sub> = GND                            | -10                  | _    | _                    | μΑ   |
| Low-level Input Current 2 (Note 2)  | I <sub>IL2</sub> | Applied to pins with internal pull-up resistor   | -300                 | _    | -30                  | μΑ   |
| Output Leakage Current              | I <sub>LO</sub>  | $0 \le V_{OUT} \le V_{DD}$                       | -10                  | _    | +10                  | μΑ   |
| Operating Current                   | I <sub>DD</sub>  | f <sub>OSC</sub> 4 MHz, no load                  |                      | 6    | 15                   | mA   |
| Standby Current                     | I <sub>DS</sub>  | Ta = $-40 \text{ to } +70^{\circ}\text{C}$       | _                    | _    | 15                   | μΑ   |
|                                     |                  | Ta = +70 to +85°C                                |                      |      | 50                   | μΑ   |

Notes 1: Applicable to RD7 to RD0 pins (when  $\overline{RCS} = \text{"H"}$ ).

2: Applicable to  $\overline{CMD}$ ,  $\overline{RD}$ ,  $\overline{WR}$ , and  $\overline{CS}$  pins.

# APPLICATION CIRCUITS



Application circuit example when four 4 Mbit OPT ROMs are connected (serial input interface)

### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

#### NOTICE

- The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-todate.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.