

# SA9025 <br> 900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer 

## DESCRIPTION

This specification defines the requirements for a transmitter modulator and fractional-N synthesizer IC to be used in cellular telephones which employ the North American Dual Mode Cellular System (IS-136).

## FEATURES

- Low current from 3.75V supply
- Low phase noise
- Main loop with internal charge pump and fractional compensation
- 3-line serial interface bus
- Power down for the synthesizers
- Speedup mode for faster switching


## APPLICATIONS

- Cellular phones
- Portable battery-powered radio equipment.


## GENERAL DESCRIPTION

The SA9025 BICMOS device integrates:

- Main channel synthesizer
- Auxiliary synthesizer
- Transmit offset synthesizer and oscillator
- I/Q modulator
- Power control
- Reference and clock buffers
- Control logic for programming and power down modes


## PIN CONFIGURATION



Figure 1. Pin Configuration

## QUICK REFERENCE DATA

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | 3.6 | 3.75 | 3.9 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current |  | - | TBD | - | mA |
| $\mathrm{I}_{\mathrm{CC} \text { _save }}$ | Total supply current in power-down <br> mode |  | - | TBD | - | mA |
| $\mathrm{f}_{\mathrm{VCO}}$ | Input frequency |  | 800 | - | 2200 | MHz |
| $\mathrm{f}_{\text {AUX }}$ | Input frequency |  | 10 | - | 500 | MHz |
| $\mathrm{f}_{\mathrm{XTAL}}$ | Crystal reference input frequency |  | 10 | - | 40 | MHz |
| $\mathrm{f}_{\text {PC }}$ | Maximum phase comparator frequency | Main and Aux loops | - | - | 5 | MHz |
| $\mathrm{T}_{\text {amb }}$ | Operating ambient temperature |  | -40 | - | +85 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |

## ORDERING INFORMATION

| TYPE NUMBER | PACKAGE |  |  |
| :--- | :---: | :---: | :---: |
|  | NAME | DESCRIPTION | VERSION |
| SA9025 | LQFP48 | Plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4 \mathrm{~mm}$ | SOT313-2 |

## 900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

CONNECTIONS


Figure 2. SA9025 Block Diagram

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

## PIN DESCRIPTIONS

| PIN <br> NO. | PIN | DESCRIPTION |
| :---: | :---: | :--- |
| 1 | PHP | Proportional charge pump output |
| 2 | V $_{\text {CC }}$ | Digital supply voltage |
| 3 | RX $_{\text {LO1 }}$ | Differential LO input |
| 4 | RX LO2 | Differential LO input |
| 5 | GND | Digital Ground |
| 6 | V $_{\text {CC }}$ | Tank supply voltage |
| 7 | TX |  |
| 8 | TX1 | Differential Transmit LO Input |
| 9 | GND | Differential Transmit LO Input |
| 10 | PHS OUT | Charge pump output (transmit offset) |
| 11 | IPEAK | PHS out current set resistor |
| 12 | TANK1 | VCO differential tank |
| 13 | TANK2 | VCO differential tank |
| 14 | V $_{\text {CC }}$ | Tx supply voltage |
| 15 | GND | Tx Ground |
| 16 | GND | Tx Ground |
| 17 | GND | Tx Ground |
| 18 | GND | Tx Ground |
| 19 | GND | Tx Ground |
| 20 | DUALTX1 | Dual mode RF output |
| 21 | GND | Tx Ground |
| 22 | DUALTX2 | Dual mode RF output |
| 23 | GND | Tx Ground |
|  |  |  |


| 24 | V $_{\text {CC }}$ | Tx supply voltage |
| :---: | :---: | :--- |
| 25 | $\overline{\mathrm{Q}}$ | Inverting quadrature input |
| 26 | Q | Non-Inverting quadrature input |
| 27 | $\overline{\mathrm{I}}$ | Non-inverting in phase modulation input |
| 28 | $\overline{\mathrm{I}}$ | Inverting in phase modulation input |
| 29 | $\mathrm{~V}_{\text {CC }}$ | Tx supply voltage |
| 30 | GND | Tx Ground |
| 31 | STROBE | Data input latch enable |
| 32 | LOCK | Lock detect |
| 33 | CLOCK | Serial clock input |
| 34 | DATA | Serial data input |
| 35 | TX $_{\text {EN }}$ | Transmit enable |
| 36 | XTAL |  |
| 2 | Crystal Oscillator emitter input |  |
| 37 | XTAL | Crystal Oscillator base Input |
| 38 | MCLK | Buffered oscillator output |
| 39 | RCLK | Buffered oscillator output |
| 40 | V $_{\text {CC }}$ | REF supply voltage |
| 41 | PHA | Auxiliary charge pump output |
| 42 | GND | REF Ground |
| 43 | INA | RX IF input |
| 44 | V $_{\text {CC }}$ | CP supply voltage |
| 45 | GND | CP Ground |
| 46 | RN | CP current set resistor |
| 47 | GND | CP Ground |
| 48 | PHI | Integral charge pump output |

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

OPERATING MODES \& POWER DOWN CONTROL
There are two power saving modes of operation which the SA9025 can be put into, dependent on the status of the system. The intention of these different modes is to disable circuity that is not in use at the time in order to reduce power consumption. During sleep mode, only circuitry which is required to provide a master clock to
the digital portion of the system is enabled. During receive mode, circuitry which is used to perform the receive function and provide a master clock is enabled. In transmit mode all the functions of the chip are enabled which are required to perform transmit, receive and provide master clock.

| SA9025 POWER MODE TRUTH TABLE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Sleep Mode |  | Receive Mode |  | Transmit Mode |  |
| Enabled | yes | no | yes | no | yes | no |
| Crystal Oscillator | $\checkmark$ |  | $\checkmark$ |  | $\checkmark$ |  |
| Phase detector and charge pump (transmit offset) |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  |
| VCO |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  |
| SSB Up-converter |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  |
| MCLK Buffer | $\checkmark$ |  | $\checkmark$ |  | $\checkmark$ |  |
| RCLK Buffer |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |
| $\div$ M offset loop divider |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  |
| TX Lo Buffer |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  |
| RX ${ }_{\text {LO }}$ Buffer |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |
| I/Q Modulator |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  |
| Variable Gain Amp. |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  |
| Control Logic | $\checkmark$ |  | $\checkmark$ |  | $\checkmark$ |  |
| Main Divider |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |
| Reference Divider |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |
| Auxiliary Divider |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |
| Main Phase Detector and charge pump |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |
| Auxiliary Phase Detector and charge pump |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |
| Lock Detect |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |

## ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | VALUE |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | -0.3 | +4.5 | V |
| $\mathrm{V}_{\text {IN }}$ | Voltage applied to any other pin | -0.3 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{P}_{\mathrm{N}}$ | Power dissipation, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (still air) |  | 980 | mW |
| TJMAX | Operation junction temperature |  | TBD | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\text {MAX }}$ | Power input/output |  | +10/+14 | dBm |
| $I_{\text {MAX }}$ | DC current into any I/O pin | -10 | +10 | mA |
| TSTG | Storage temperature | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| To | Operating temperature | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=+3.75 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; unless otherwise stated.

| SYMBO <br> L | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Power supply range |  | 3.6 | 3.75 | 3.9 | V |
| $I_{C C}$ | Supply current | Sleep mode |  | 2 |  | mA |
|  |  | Standby mode |  | 17 |  |  |
|  |  | Operating: full power analog |  | 95 |  |  |
|  |  | Operating: full power digital DUAL ${ }^{1}$ |  | 52 |  |  |
| I/I | In-phase differential input | quiescent |  | $\mathrm{V}_{\mathrm{Cc}} / 2$ |  | V |
| Q / Q | Quadrature phase differential input | quiescent |  | $\mathrm{V}_{\mathrm{CC}} / 2$ |  | V |
| $\mathrm{V}_{\text {IL }}$ | Clock, Data, Strobe, TX ${ }_{\text {EN }}$ | Input logic low | -0.3 |  | $0.3 \times V_{C C}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Clock, data, strobe, TX | Input logic high | $0.7 \times \mathrm{V}_{\mathrm{CC}}$ |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient temperature range |  | -40 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Digital Outputs Lock |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output voltage LOW | $\mathrm{I}_{0}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output voltage HIGH | $\mathrm{I}_{0}=-2 m A$ | $\mathrm{V}_{\mathrm{CC}}-0.4$ |  |  | V |
| Charge Pump Current Setting Resistor Input; RN, $\mathrm{R}_{\text {Ipeak }}$ |  |  |  |  |  |  |
| RN | External resistor to ground |  | 6 | 7.5 | 24 | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {lpeak }}$ | External resistor to ground |  |  | 4.7 |  | k $\Omega$ |
| $\mathrm{V}_{\mathrm{RN}}$ | Regulated voltage | $\mathrm{RN}=7.5 \mathrm{k} \Omega$ |  | 1.23 |  | V |
| $\mathrm{V}_{\text {lpeak }}$ | Regulated voltage | $\mathrm{R}_{\text {ipeak }}=4.7 \mathrm{k} \Omega$ |  | 1.3 |  | V |
| lpeak | PHSOUT programming | $\mathrm{R}_{\text {ipeak }}=4.7 \mathrm{k} \Omega$ |  | 0.26 |  | mA |
| $\mathrm{PHS}_{\text {gain }}$ | PHSOUT gain | $\mathrm{R}_{\text {ipeak }}=4.7 \mathrm{k} \Omega$ |  | $24 \times 1$ peak |  | mA |
| K $\phi$ | PD phase gain | Transmit offset PLL in phase lock |  | 4.33 |  | $\mathrm{mA} / \mathrm{rad}$ |
| Charge Pump Outputs (including fractional compensation pump, not PHS) RN=7.5 k |  |  |  |  |  |  |
| IOPH | Charge pump output current error versus expected current. |  | -15 |  | 15 | \% |
| $\mathrm{I}_{\text {MATCH }}$ | Sink to source current matching | $\mathrm{V}_{\mathrm{PHX}}=\mathrm{V}_{\mathrm{CC}} / 2$ | -5 |  | 5 | \% |
|  | Current output variation versus $\mathrm{V}_{\mathrm{PHX}}$ | $\mathrm{V}_{\mathrm{PHX}}$ in compliance range | -10 |  | 10 | \% |
|  | Charge pump off, leakage current | $\mathrm{V}_{\mathrm{PHX}}=\mathrm{V}_{\mathrm{CC}} / 2$ | -10 | $\pm 1$ | 10 | nA |
| $\mathrm{V}_{\mathrm{PH}}$ | Charge pump voltage compliance ${ }^{3}$ |  | 0.7 |  | $\mathrm{V}_{\mathrm{CC}}-0.8$ | V |
| Charge Pump Outputs (only PHS) $\mathrm{R}_{\text {ipeak }}=4.7 \mathrm{k} \boldsymbol{\Omega}$ |  |  |  |  |  |  |
| IOPH | Charge pump output current error versus expected current. |  | -15 |  | 15 | \% |
| $\mathrm{I}_{\text {MATCH }}$ | Sink to source current matching | $\mathrm{V}_{\mathrm{PHS}}=\mathrm{V}_{\mathrm{CC}} / 2$ | -10 |  | 10 | \% |

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

|  | Current output variation versus $\mathrm{V}_{\mathrm{PH}}$ | $\mathrm{V}_{\mathrm{PHS}}$ in compliance range | -25 |  | 25 | $\%$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{PH}}$ | Charge pump voltage compliance |  | 0.5 |  | $\mathrm{~V}_{\mathrm{CC}}-0.5$ | V |

## AC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=+3.75 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| Modulator |  |  |  |  |  |  |
| TX LO 1/2 $^{1}$ | Transmit LO input (AC-coupled; $50 \Omega$ single-ended, $100 \Omega$ differential) | Input power Frequency range | $\begin{aligned} & \hline-13 \\ & 900 \end{aligned}$ |  | $\begin{gathered} \hline-10 \\ 1100 \end{gathered}$ | $\begin{aligned} & \mathrm{dBm} \\ & \mathrm{MHz} \end{aligned}$ |
| VSWR |  |  |  | 2:1 |  |  |
| TANK1/2 | VCO tank differential inputs | Frequency range | 90 |  | 180 | MHz |
| $\div \mathrm{M}$ | PLL offset divider | Maximum input frequency | 180 |  |  | MHz |
| XTAL ${ }_{1}$ | Osc. transistor base | Osc. frequency | 10 |  | 40 | MHz |
| XTAL ${ }_{2}$ | Osc. transistor emitter | Osc. frequency | 10 |  | 40 | MHz |
| XO | Negative resistance |  |  | -100 |  | $\Omega$ |
| RCLK, MCLK | Reference buffer output Frequency range Output levels Harmonic content | $\mathrm{Z}_{\text {LOAD }}=5 \mathrm{k} \Omega \mid 17 \mathrm{pF}$ | $\begin{aligned} & 10 \\ & 0.7 \end{aligned}$ | 1.0 | $\begin{array}{r} 40 \\ 1.4 \\ -10 \end{array}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \\ & \mathrm{dBc} \end{aligned}$ |
| TX ${ }_{\text {EN }}$ | Transmit enable | Transmit enable Transmit disable |  | $\begin{aligned} & \mathrm{TX}_{\mathrm{EN}}=1 \\ & \mathrm{TX} \\ & \hline \end{aligned}$ |  | Logic |
| $\begin{aligned} & \text { Q/Q } \\ & \text { //T } \end{aligned}$ | Baseband in-phase differential inputs | Maximum frequency Diff. mod. level <br> Diff. input impedance DC bias point | $\begin{gathered} 1.8 \\ 0.8 \\ 10.0 \\ 1.8 \end{gathered}$ | $\begin{gathered} 0.9 \\ \mathrm{v}_{\mathrm{CC}} / 2 \end{gathered}$ | $\begin{gathered} 1.0 \\ 2.55 \\ \hline \end{gathered}$ | $\begin{gathered} \hline \mathrm{MHz} \\ \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \\ \mathrm{k} \Omega \\ \mathrm{~V} \end{gathered}$ |
| TX ${ }_{\text {RF }}$ | TX ${ }_{\text {RF }}$ operating range |  | 820 |  | 920 | MHz |
| DUALTX | DUAL output $\mathrm{SE}=1, \mathrm{TX} \mathrm{X}_{\mathrm{EN}}=1$ (with external matching) ( $50 \Omega$ ) | AMPS/DAMPS | 820 |  | 853 | MHz |
| DUAL ${ }_{\text {TX }}$ | Differential output, (DUALTX) open-collector, matched to $200 \Omega$ differential impedance | $\begin{gathered} \text { Output level (avg. min., I and Q } \\ \text { quad., odB VGA) } \\ \text { Gain flatness } \end{gathered}$ | +9.0 | $\begin{gathered} +11.0 \\ 1 \end{gathered}$ | +13.0 | $\begin{gathered} \mathrm{dBm} \\ \mathrm{~dB} \end{gathered}$ |
| DUAL ${ }_{\text {TX }}$ | Linearity worst case intermod. products ( 0 dB VGA OR +9 dBm , whichever is less, I \& Q in-phase) | 3rd-order 5th-order 7th-order |  | $\begin{aligned} & -42 \\ & -55 \\ & -65 \\ & \hline \end{aligned}$ | $\begin{array}{r} -34 \\ -45 \\ -53 \\ \hline \end{array}$ | dBc |
| DUAL ${ }_{\text {TX }}$ | Carrier suppression (I \& Q in quadrature) | $\begin{gathered} \text { VGA }=0 \mathrm{~dB} \\ \text { VGA }=-38 \mathrm{~dB} \end{gathered}$ |  | $\begin{array}{r} \hline-45 \\ -33 \\ \hline \end{array}$ | -35 | dBc |
| DUAL ${ }_{\text {TX }}$ | Sideband suppression (I \& Q in quadrature) |  |  | -45 | -35 | dBc |
| DUALTX | Spurious output | 2 to 284 MHz |  |  | -45 | dBc |
|  |  | 824 to 849 MHz |  |  | -47 |  |
|  |  | 849 to 869 MHz |  |  | -45 |  |
|  |  | 869 to 894 MHz |  |  | -104 | dBm |
|  |  | 894 to 8490 MHz |  |  | -45 | dBc |
| DUALTX | TX Lo up-conversion products | TX ${ }_{\text {LO }}$ |  |  | -21 | dBc |
|  |  | Upper Side Band |  |  | -21 |  |
|  |  | TX LO $\pm 3 \times$ TX ${ }_{\text {OFFSET }}$ |  |  | -36 |  |
|  |  | Harmonics $\leq 10$ th |  |  | -21 |  |
| DUAL ${ }_{\text {TX }}$ | Broad-band noise (0dB VGA or +9 dBm , whichever is less) | 869 to 894 MHz |  |  | -123 | dBm/Hz |
| DUAL $_{\text {TX }}$ | Adjacent channel noise power | @ 30 kHz |  |  | -95 | dBc/Hz |
| DUAL ${ }_{\text {TX }}$ | Alternate channel noise power | @ 60 kHz |  |  | -101 | $\mathrm{dBc} / \mathrm{Hz}$ |

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

| Synthesizer |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Main Divider |  |  |  |  |  |  |
| fmmax | Input frequency range |  | 800 |  | 2200 | MHz |
|  | Input harmonics | No multi-clocking | -10 |  |  | dBc |
| RX ${ }_{\text {LO }}^{1 / 2}$ | Synthesizer LO input (AC-coupled; external shunt $50 \Omega$ single-ended, $100 \Omega$ differential) | Input power | -20 |  | 0 | dBm |
| Reference Divider |  |  |  |  |  |  |
| frmax | Input frequency RANGE |  | 10 |  | 40 | MHz |
|  | Input harmonics | No multi-clocking | -10 |  |  | dBc |
| Auxiliary Divider |  |  |  |  |  |  |
| $f_{\text {AMAX }}$ | Input frequency RANGE |  | 10 |  | 500 | MHz |
|  | Input harmonics | No multi-clocking | -10 |  |  | dBc |
| VINA | Input signal amplitude |  | 0.200 |  |  | $\mathrm{V}_{\text {P-P }}$ |
| Serial Interface |  |  |  |  |  |  |
| fCLOCK | Clock frequency |  |  |  | 10 | MHz |
| $t_{\text {Su }}$ | Set-up time: DATA to CLOCK, CLOCK to STROBE |  | 30 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold time: CLOCK to DATA |  | 30 |  |  | ns |
| tsw | Pulse width | CLOCK | 30 |  |  | ns |
|  |  | STROBE (B - D words) | 30 |  |  |  |
|  |  | A word | $\frac{1}{f_{\text {REF }} \cdot \mathrm{NREF}}$ |  |  |  |

1. Transmit mode @ 33\% duty cycle.
2. The relative output current variation is defined thus:
$\Delta \mathrm{I}_{\text {out }} / \mathrm{l}_{\text {out }}=2 x\left(\mathrm{I}_{2}-\mathrm{I}_{1}\right) /\left(\mathrm{I}_{2}+\mathrm{I}_{1}\right) \mid$; with $\mathrm{V}_{1}=0.7 \mathrm{~V}, \mathrm{~V}_{2}=\mathrm{V}_{\mathrm{CC}}-0.8 \mathrm{~V}$ (see figure 3)
3. Power supply current measured with $f_{\mathrm{RX}}=2100.54 \mathrm{MHZ}, f_{\mathrm{REF}}=19.44 \mathrm{MHz}, f_{\mathrm{INA}}=109.92 \mathrm{MHz}$, main phase detector bias resistor $=7.5 \mathrm{k} \Omega$. Main phase detector reference frequency $=240 \mathrm{kHz}$, auxiliary phase detector frequency $=240 \mathrm{kHz}$.
4. Maximum and minimum levels guaranteed by design and random testing for temperature range of -40 to $+85^{\circ} \mathrm{C}$.
5. Power is rated at $I / Q$ input level of $0.9 \mathrm{~V}_{\mathrm{PP}}$.

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer


Figure 3. Output Current Definition

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

## Functional Description Main Channel Synthesizer \& Auxiliary Synthesizer



Figure 4. Synthesizer Block Diagram

## Serial Programming Input

The serial input is a 3-wire input (CLOCK, DATA, STROBE) used to program all counter ratios, DACs, selection and enable bits. The programming data is structured into 24-bit words; each word includes 2 or 3 address bits. Figure [5] shows the timing diagram of the serial input. When $\mathrm{STROBE}=\mathrm{L}$, the clock driver is enabled and on positive edges of the CLOCK, the signal on DATA input is
clocked into a shift register. When STROBE $=\mathrm{H}$, the clock is disabled and the data in the shift register remains stable.
Depending on the 2 or 3 address bits, data is latched into different working or temporary registers. In order to fully program the synthesizer, 3 words must be sent: A, B and C. The D word programs all other functions within the SA9025. Those functions are

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer
power control, $\div \mathrm{M}$ (offset loop), SE (Tx offset loop synthesizer enable), DUAL mode, Sleep Mode 1 and Sleep Mode 2.
The data for FDAC is stored by the B word into a temporary register. When the A word is loaded, the data in this temporary register is loaded together with the A word into the work registers to avoid false temporary main synthesizer output caused by changes in fractional compensation.
The A word contains new data for the main divider. The A word is loaded into the working registers only when a main divider synchronization signal is active to avoid phase jumps when
reprogramming the main divider. The synchronization pulse is generated by the main divider when it has reached its terminal count, at which time a main divider output pulse is also sent to the main phase detector. This disables the loading of the A word each main divider cycle during maximum of (NREF / $f_{\text {REF }}$ ) seconds. Therefore, to be sure that the A word will be correctly loaded, the STROBE signal must be high for at least (NREF / $f_{\text {REF }}$ ) seconds. When programming the A word, the main charge pumps on output PHP and PHI are set into the speed-up mode as soon as the A word is latched into the working registers and remain so as long as STROBE is held high.


Figure 5. Serial Input Timing Sequence

## Table 1. Function Table

| Symbol | Bits | Function |
| :---: | :---: | :--- |
| FMOD | 1 | Fractional-N modulus selection flag: <br> '0' = modulo 8 <br> '1' = modulo 5 |
| NF | 3 | Fractional-N increment |
| NMAIN | 16 | Main divider ratio; 512 to 65,535 allowed |
| NREF | 10 | Reference divider ratio; 4 to 1,023 allowed, <br> RSM, RSA = "0 0" |
| RSM | 2 | Reference select for main phase detector |
| RSA | 2 | Reference select for auxiliary phase detector |
| FDAC | 8 | Fractional compensation charge pump current <br> DAC |
| NAUX | 14 | Auxiliary divider ratio; 128 to 16,384 allowed |
| CP | 2 | Charge pump current ratio select (see table 1) |
| LD | 2 | Lock detect output select (see table 2) |
| PD1 | 1 | PD1 = 0 for power down; shuts off power to <br> main divider and main chargepumps, anded <br> with PD2 to turn off ref. divider. |
| PD2 | 1 | PD2 = 0 for power down; shuts off power to <br> auxiliary divider, and auxiliary charge pumps; <br> anded with PD1 to turn off ref. divider. |
| PC | 8 | Power control (see note 3) |
| M | 2 | 〒M, M = 6, 7, 8, 9 (see note 4) |
| SE | 1 | Transmit offset synthesizer on/off |
| TM | 1 | Transmit mode: '0' = DUAL |
| AD | 1 | Mode control, 1 = digital; 0 = analog |
| SM1 | 1 | Sleep mode 1 |
| SM2 | 1 | Sleep mode 2 |

1. Data bits are shifted in on the the leading clock edge, with the least significant bit (LSB) first and the most significant bit (MSB) last.
2. On the rising edge of the strobe and with the address decoder output $=1$, the contents of the input shift register are transferred to the working registers. The strobe rising edge comes one half clock period after the clock edge on which the MSB of a word is shifted in.
3. The PC bits are used for the power control function. Eight (8) bits of data allows for appropriate resolution of the power control. $00000000=0 \mathrm{~dB}: 11111111=-45.9 \mathrm{~dB}(=255 \times 0.18)$.
4. The M bits are used to program the $\div \mathrm{M}$ counter for integer values between 6 and $9.00=6,01=7,10=8,11=9$.
5. The TM bit is used to put the SA9025 into DUAL mode operation. In DUAL mode ( $\mathrm{TM}=0$ ).
6. The AD bit allows a reduction in the linearity of the DUAL output driver while in AMPS mode.
7. The SM1 bit is used to shut down the $\mathrm{TX}_{\mathrm{LO}}$ buffers. $\mathrm{SM} 1=1$, buffers on; SM1 = 0, buffers off.
8. The SM2 bit is used to shut down the RCLK buffer. $S M 2=1$, buffer on; SM2 = 0, buffer off.
9. The SE bit turns on and off the offset loop synthesizer circuits. $S E=1$, synthesizer on; $S E=0$, synthesizer off.
10. The LOCK bits determine what signal is present on the LOCK pin as follows:

## Table 2.

| Lock Detect Output Select $^{\star}$ |  |
| :---: | :--- |
| LOCK | LOCK Pin Function |
| 00 | Main, auxiliary and offset lock condition |
| 01 | Main and auxiliary lock condition |
| 10 | Main lock detect condition |
| 11 | Auxiliary lock condition |

*When a section is in power down mode, the lock indicator for that section is high.


Figure 6. Transmit Offset Synthesizer Reset Circuit

In Figure 6, the falling edge of the strobe and address, inverted, toggles the Q output of flip-flop (1) to a '1' state, enabling the phase detector, VCO, divide by M, TX IF buffer and SSB up-converter. Approximately $80 \mu$ s after the synthesizer is locked, the $T X_{\text {EN }}$ signal (enabled $=1$ ) turns on the modulator and variable gain amplifier. The rising edge of TX $X_{E N}$ has no effect on SYN $_{E N}$, however, the falling (rising inverted) edge toggles the $\bar{Q}$ output of $D$ flip-flop (2) to a ' 0 ' state. This disables the synthesizer, modulator and variable gain amplifier. To insure that slow edges on $\mathrm{TX}_{\text {EN }}$ do not cause improper operation, the $\mathrm{TX}_{\mathrm{EN}}$ is a Schmitt trigger design.

The address decoder for program word 'D' ANDed together with the strobe is used to load the contents of the temporary register into the working registers. D flip-flop (3) is used to prevent multiple strobe and address pulses in the event the address decoder output toggles on garbage bits during the time the strobe remains in a ' 1 ' state.
The temporary register is common to the transmit offset synthesizer, main channel synthesizer and auxiliary synthesizer.

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer


Figure 7. Transmit Offset Synthesizer Timing Diagram

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

## Data format

Format of programmed data

| LAST IN |  | MSB | SERIAL PROGRAMMING FORMAT |  |  |  | FIRST IN LSB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| p 23 | p 22 | p 21 | p 20 | ..$/$. | ..$/ .$. | p 1 | p 0 |

## A word, length 24 bits

| Last in |  |  |  |  |  | MSB |  |  |  |  |  |  |  |  |  |  |  |  |  |  | LSB |  | IN |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Address |  | $\begin{aligned} & \text { fmod } \\ & \hline \text { mod } \end{aligned}$ | Fractional-N |  |  | Main Divider ratio- Nmain |  |  |  |  |  |  |  |  |  |  |  |  |  | N1 | N0 | Spare |  |
| 0 | 0 |  | NF2 | NF1 | NF0 | N15 | N14 | N13 | N12 | N11 | N10 | N9 | N8 | N7 | N6 | N5 | N4 | N3 | N2 |  |  | sk1 | sk2 |
| Default: |  | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| A word select |  |  |  |  | Fixed to 00. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Fractional Modulus select |  |  |  |  | FM 0=modulo 8, 1=modulo 5. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Fractional-N Increment |  |  |  |  | NF2..0 Fractional N Increment values 000 to 111. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| N -Divider |  |  |  |  | N0..N15, Main divider values 512 to 65535 allowed for divider ratio. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## B word, length 24 bits

| ADDRESS | REFERENCE DIVIDER NREF |  |  |  |  |  |  |  |  |  |  | RSM |  | RSA |  | FRACTIONAL COMPENSATION DAC |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0{ }^{0} 10$ | R9 | R8 | R7 | R6 | R |  | R4 | R3 | R2 | R1 | R0 | RSM | RSM | RSA | RSA | Fdac 7 | Fdac | Fdac 5 | $\underset{4}{\text { Fdac }}$ | Fdac 3 | Fdac 2 | $\underset{\substack{\text { Fdac } \\ 1}}{\text { c }}$ | $\underset{0}{\text { Fdac }}$ |
| Default: | 0 | 0 | 0 | 1 | 0 |  | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | x |
| B word select |  |  |  | Fixed to 01 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| R-Divider |  |  |  | R0..R9, Reference divider values 4 to 1023 allowed for divider ration. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Charge pump current |  |  |  | CP1, CP0: Charge pump current ratio, see table of charge pump currents. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Main comparison select |  |  |  | RSM Comparison divider select for main phase detector. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Aux comparison select |  |  |  | RSA Comparison divider select for auxiliary phase detector. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Fractional Compensation |  |  |  | Fdac7..0, Fractional compensation charge pump current DAC, values 0 to 255. FDAC $=77$ for best op MOD8. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## C word, length 24 bits

| ADDRESS | AUXILIARY DIVIDER NAUX |  |  |  |  |  |  |  |  |  |  |  |  |  |  | CP |  | LOCK |  | PD |  | SPARE |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 10 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A |  | A4 | A3 | A2 | A1 | A0 | CP1 | CP0 | LD1 | LD0 | PD1 | PD2 | PD3 | LOD |
| Default | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | TX ${ }_{\text {EN }}$ | $\mathrm{TX}_{\text {EN }}$ | 0 | 0 |
| C word select |  |  |  | Fixed to 10 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| A-Divider |  |  |  | A0..A13, Auxiliary divider values 128 to 16384 allowed for divider ratio. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Charge pump current Ratio |  |  |  | CP1, CP0: Charge pump current ratio, see table fo charge pump currents. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Lock detect output |  |  |  | LD1 LD0 <br> 00 Combined main, aux. \& offset loop lock detect signal present at the LOCK pin. <br> 01 Combined main and aux. lock detect signal present at the LOCK pin. <br> 10 Main lock detect signal present at the LOCK pin. <br> 11 Auxiliary loop lock detect signal present at the LOCK pin. <br> When a section is in power down mode, the lock indicator for that section is high. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Power down |  |  |  | PD1=1: power to N -divider, reference divider, main charge pumps, PD1=0 to power down. PD2=1: power to Aux divider, reference divider, Aux charge pump, PD2=0 to power down. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

Table 3.
Main and auxiliary chargepump currents

| CP1 | CPO | $\mathrm{I}_{\text {PHA }}$ | IPHP | IPHP-SU | $\mathrm{IPHI}_{\text {P }} \mathrm{SU}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 1.5xlset | 3xIset | 15xlset | 36xlset |
| 0 | 1 | 0.5xlset | 1xlset | 5 xlset | 12xIset |
| 1 | 0 | 1.5xIset | 3xIset | 15xlset | 0 |
| 1 | 1 | 0.5xlset | 1xlset | 5xlset | 0 |

## NOTES

1. $I_{\text {SET }}=\mathrm{Vset} / \mathrm{RN}$; bias current for charge pumps.
2. CP1 is used to disable the PHI pump.
3. Iphp_su is the total current out of PHP in speedup mode.

## D word, length 24 bits



900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer

## MODES OF OPERATION

There are two power saving modes of operation which the circuit can be put into, dependent on the status of the system. The intention of these different modes is to disable circuitry that is not in use at the time in order to reduce power consumption. During sleep mode, only circuitry which is required to provide a master clock to
the digital portion of the system is enabled. During receive mode, circuitry which is used to perform the receive function and provide a master clock is enabled. In transmit mode all the functions of the circuit are enabled which are required to perform transmit, receive and provide master clock. When the circuit is powered for the first time, it is in DUAL MODE SLEEP.

Mode Programming

| Mode | Dual Mode AMPS |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Mode Setting and BlockStatus ( $\mathrm{X}=\mathrm{ON}$ ) | Sleep | RX | TX | Logic |
| TX ${ }_{\text {EN }}$ | 0 | 0 | 1 |  |
| PD1 | 0 | 1 | 1 |  |
| PD2 | 0 | 1 | 1 |  |
| SE->SYNen | 0 | 0 | 1 |  |
| TM | 0 | 0 | 0 |  |
| SM1 | 0 | 0 | 1 |  |
| SM2 | 0 | 1 | 1 |  |
| Main loop, Ndivider, RXLO buffer |  | X | X | PD1 |
| Aux loop, Adivider |  | X | X | PD2 |
| Rdivider |  | X | X | PD1.OR. PD2 |
| Offset VCO, Mdivider |  |  | X | SE (+delay) See SE->SYN ${ }_{\text {EN }}$ diagram |
| RCL buffer |  | X | X | SM2 |
| MCL buffer, reference input | X | X | X | 1 (always ON) |
| $\mathrm{DUAL}_{\text {TX }} \mathrm{PA}$ |  |  | X | $\begin{aligned} & \text { (.not. TM) .and. } \mathrm{TX}_{\mathrm{EN}} \\ & \text {.and. SM1 } \end{aligned}$ |
| TXLO buffer, SSB up-converter |  |  | X | SM1 |
| I/Q MODULATOR, VGA |  |  | X | TXEN .AND. SM1 |
| Control Logic | X | X | X | 1 (always ON) |

## Main Divider

The input signal on $R X_{L O}$ is amplified to a logic level by a balanced input comparator giving a common mode rejection. This input stage is enabled by serial control bit PD1 $=1$. Disabling means that all currents in the comparator are switched off. The main divider is built up to be a 16-bit counter.
The loading of the work registers FMOD, NF and NMAIN is synchronized with the state of the main counter to avoid extra phase disturbance when switching over to another main divider ratio as is explained in the Serial Programming Input chapter.

At the completion of a main divider cycle, a main divider output pulse is generated which will drive the main phase comparator. Also, the fractional accumulator is incremented with NF. The accumulator works modulo $Q$. $Q$ is preset by the serial control bit FMOD to 8 when FMOD = ' 0 '. Each time the accumulator overflows, the total divide ratio will be NMAIN + 1 for the next cycle. The mean division ratio over $Q$ main divider cycles will then be:

$$
N Q=N M A I N+\frac{N F}{Q}
$$

Synchronization is provided to avoid a random phase on the phase detector upon the loading of a new ratio and when powering up the loop.

## Auxiliary Divider

The input signal on INA is amplified to logic level by a single-ended input buffer, which accepts low level AC-coupled input signals. This input stage is enabled if the serial control bit PD2 = '1'. Disabling means that all currents in the buffer and prescaler are switched off. The auxiliary divider is programmed with 14 bits and has continuous integer division ratios over the range of 128 to 16,384.

## Reference Divider (Figure 8)

The input can be driven by a differential crystal input or an external TCXO. This input stage is enabled by the OR function of the serial input bits PD1 and PD2. Disabling means that all currents are switched off. The reference divider consists of a programmable divide by $N_{\text {REF }}\left(\mathrm{N}_{\text {REF }}=4\right.$ to 1,023 ) followed by a 3-bit binary counter. The 2 bit SM determines which of the four output pulses is selected as the main phase detector signal. To obtain the best time spacing for the main and auxiliary reference signals, a different output will be used for the auxiliary phase detector, reducing the possibility of unwanted interactions.


AUXILIARY SELECT

Figure 8. Reference Variable Divider

## Phase Detectors (Figure 9)

The auxiliary and main phase detectors each consist of a 2 D-type flip-flop phase and frequency detector. Each flip-flop is set by the negative edge of the divider terminal count output pulse. The reset inputs are activated after a delay when both flip-flops have been set. This avoids non-linearity or dead-band around zero phase error. The flip-flops drive on-chip charge pumps. A pull-up current from the charge pump indicates the VCO frequency shall be increased while a pull-down pulse indicates the VCO frequency shall be decreased.

## Current Settings

The IC has two current setting pins, RN and lpEAK. The active charge pump currents and the fractional compensation currents are linearly dependent on the current in the current setting pins. This current, $I_{S E T}$, is set by an external resistor connected between the current setting pin and $\mathrm{V}_{\mathrm{SS}}$.

## Auxiliary Output Charge Pumps

The auxiliary charge pumps on pin PHA are driven by the auxiliary phase detector and the current value is determined by the external resistor attached to pin RN.

## 900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer



Figure 9. Phase Detector Structure With Timing

## Main Output Charge Pumps and Fractional Compensation Currents

The main charge pumps on pin PHP and PHI are driven by the main phase detector. The current value is determined by the current at pin RN. The fractional compensation current is linearly dependent
on the main charge pump current and its level relative to the main charge pumps is set by an 8 -bit programmable DAC. The timing for the fractional compensation is derived from the main divider. The current level based on the value of FRD, FDAC and ISET. Figure 10 shows the waveforms (not to scale) for a typical base.


SR01454
Figure 10. Waveforms for $\mathrm{NF}=2$; Fraction $=0.4$

Figure 10 shows that for a proper fractional compensation, the area of the fractional compensation current pulse must be equal to the area of the charge pump ripple output.

The fractional compensation current is derived from the main charge pump in that it will follow all the current scaling through external resistor setting, programming or speedup operation.
For a given pump,

$$
\mid \text { comp }=\frac{\mid \text { pump }}{128} \times \frac{\text { Fdac }}{5 \times 128} \times \text { FRD }
$$

Where:
Icomp is the compensation current, Ipump is the pump current, Fdac is the fractional DAC value and FRD is the fractional accumulator value.
The theoretical value for Fdac would then be: 128 for Fmod $=1$ (modulo 5) and 80 for Fmod $=0$ (modulo 8).
When the serial input A word is loaded, the output circuits are in the "speedup mode" as long as the STROBE is H , otherwise the "normal mode" is active.

## Lock Detect

The output LOCK maintains a logic ' 1 ' when the auxiliary phase detector ANDed with the main phase detector indicates a lock condition. The lock condition for the main and auxiliary synthesizers is defined as a phase difference of less than $\pm 1$ cycle on the reference inputs XTAL1,2. The LOCK condition is also fulfilled when the relative counter is disabled ( $\mathrm{PD}_{\text {main }}=$ ' 0 ' or $\mathrm{PD}_{\text {aux }}=$ ' 0 ') for the main or auxiliary counter, respectively. Lock indication when $\mathrm{PD}_{\text {main }}$ $=P D_{\text {aux }}=$ ' 0 '.

## Functional Description of Offset Loop, Modulator and Power Control

## Transmit Offset Synthesizer

The transmit offset phase locked loop portion of the SA9025 design consists of the following functional blocks: reference oscillator, limiters, phase detector, $\div$ M, IF VCO and passive loop filter. Harmonic contents of this signal are attenuated by an LP filter. The output of the IF VCO is also divided by N and compared with the reference oscillator in the phase detector.

## Reference Oscillator

This Oscillator is used to generate the reference frequency together with an external crystal and varicap. The output is internally routed to three buffers and a phase comparator. It is possible to run the oscillator as an amplifier from an external reference signal (TCXO).

## Phase Detector and Charge Pump

The phase comparator is used to compare the output of the divider with the reference. It provides an output proportional to the phase difference between the divided down VCO and the reference. This output is then filtered and used as the control voltage input to the VCO. The phase detector is a Gilbert multiplier cell type, having a linear output from 0 to $\pi(\pi / 2 \pm \pi / 2)$, followed by a charge pump. The charge pump peak output current is programmable to 6.4 mA via the use of an external resistor.
A preliminary design analysis has been performed with the following loop parameters:

A lock detect signal is provided and ANDed together with lock detect signals from both the main channel synthesizer and auxiliary

# 900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer 

synthesizer. While in standby mode, the lock detect signal will be forced to a valid lock state so that the lock detect signal will indicate when the main and auxiliary phase detectors have achieved phase lock.

## Divide by M

The $\div \mathrm{M}$ is a 2-bit programmable divider which can be configured for ney integer divide from 6 to 9 . The divider is used to convert the VCO output down to the reference frequency before feeding it into the phase comparator.

## VCO

This oscillator is used to generate the transmit IF frequency between 90 MHz and 180 MHz . The VCO tank is configured using a parallel inductor tuning varactor diode. DC blocking capacitors are used to isolate the varactor control voltage from the VCO tank DC bias voltages.

## SSB Up-converter and TX IF Buffer

The TX IF buffer provides isolation between the SSB Up-converter and the VCO output. The Single Sideband Up-converter (SSB) is an active Gilbert cell multiplier (matched pair), combined with two quadrature phase shift networks and a low pass filter. The SSB
up-converter is used to reject the unwanted upper sideband that would normally occur during the up-conversion process.

## I/Q Modulator

The quadrature modulator is an active Gilbert cell multiplier (matched pair) with cross coupled outputs. These outputs are then provided to the variable gain amplifier. When the in-phase input I = $\cos (\omega t)$ and the quadrature-phase input $Q=\sin (\omega t)$ (i.e., $Q$ lags $I$ by $90^{\circ}$ ), the resulting output should be upper single sideband.

## Variable Gain Amplifiers

The variable gain amplifiers are used to control the output level of the device, with a power control range of 45.9 dB . The output stages are differential, matched from $200 \Omega$ to $50 \Omega$.

## Power Control

The power control range should be greater than or equal to 45.9 dB , having a monotonically decreasing slope, with $0 \mathrm{~dB}=+11.5 \mathrm{dBm}$ nominal. Eight bits are available for power control programming. The top 6 bits ( PC 7 to PC 2 ) provide coarse attenuation with .6 dB step size accuracy. The bottom 2 bits provide fine attenuation with .18 dB step size accuracy.


Figure 11. Power Control

## Oscillator Buffers

There are three buffers for the reference signal, two of which are used to provide external reference signals. The internal reference signal is used for the main and auxiliary synthesizer reference. The second buffer (MCLK) is used as a master clock for external digital
circuitry which is always on, while the third buffer (RCLK) is used as a clock for external digital circuitry which is not used in sleep mode.

## LO Buffers

The LO buffers are used to provide isolation for the VCO and between the transmitter up-converter and channel synthesizer.


DIMENSIONS (mm are the original dimensions)

| UNIT | $\begin{gathered} \mathrm{A} \\ \max . \end{gathered}$ | $A_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $\mathrm{b}_{\mathrm{p}}$ | c | $D^{(1)}$ | $E^{(1)}$ | e | $\mathrm{H}_{\mathrm{D}}$ | $\mathrm{H}_{\mathrm{E}}$ | L | $L_{p}$ | Q | v | w | y | $Z_{D}{ }^{(1)}$ | $\mathrm{Z}_{\mathrm{E}}{ }^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 1.60 | $\begin{aligned} & 0.20 \\ & 0.05 \end{aligned}$ | $\begin{aligned} & 1.45 \\ & 1.35 \end{aligned}$ | 0.25 | $\begin{aligned} & 0.27 \\ & 0.17 \end{aligned}$ | $\begin{aligned} & \hline 0.18 \\ & 0.12 \end{aligned}$ | $\begin{aligned} & 7.1 \\ & 6.9 \end{aligned}$ | $\begin{aligned} & \hline 7.1 \\ & 6.9 \end{aligned}$ | 0.5 | $\begin{aligned} & 9.15 \\ & 8.85 \end{aligned}$ | $\begin{aligned} & 9.15 \\ & 8.85 \end{aligned}$ | 1.0 | $\begin{aligned} & \hline 0.75 \\ & 0.45 \end{aligned}$ | $\begin{aligned} & \hline 0.69 \\ & 0.59 \end{aligned}$ | 0.2 | 0.12 | 0.1 | $\begin{aligned} & \hline 0.95 \\ & 0.55 \end{aligned}$ | $\begin{aligned} & \hline 0.95 \\ & 0.55 \end{aligned}$ | $7^{7}{ }^{\circ}$ |

Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |
| SOT313-2 |  |  |  | - ( | $\begin{aligned} & 93-06-15 \\ & 94-12-19 \end{aligned}$ |


| DEFINITIONS |  |  |
| :---: | :---: | :--- |
| Data Sheet Identification | Product Status | Definition |
| Objective Specification | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications <br> may change in any manner without notice. |
| Preliminary Specification | Preproduction Product | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips <br> Semiconductors reserves the right to make changes at any time without notice in order to improve design <br> and supply the best possible product. |
| Product Specification | Full Production | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes <br> at any time without notice, in order to improve design and supply the best possible product. |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409

Sunnyvale, California 94088-3409
Telephone 800-234-7381

Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act. © Copyright Philips Electronics North America Corporation 1997

All rights reserved. Printed in U.S.A.
Date of release: 05-96
Document order number:


PHILIPS

SUNSTAR 商斯达实业集团是集研发，生产，工程，销售，代理经销 ，技术咨询，信息服务等为一体的高科技企业，是专业高科技电子产品生产厂家，是具有 10 多年历史的专业电子元器件供应商，是中国最早和最大的仓储式连锁规模经营大型综合电子零部件代理分销商之一，是一家专业代理和分銷世界各大品牌 IC 芯片和電子元器件的连锁经营綜合性国际公司，专业经营进口，国产名厂名牌电子元件，型号，种类齐全。在香港，北京，深圳，上海，西安，成都等全国主要电子市场设有直属分公司和产品展示展销窗口门市部专卖店及代理分销商，已在全国范围内建成强大统一的供货和代理分销网络。 我们专业代理经销，开发生产电子元器件，集成电路，传感器，微波光电元器件，工控机／DOC／DOM 电子盘，专用电路，单片机开发，MCU／DSP／ARM／FPGA 软件硬件，二极管，三极管，模块等，是您可靠的一站式现货配套供应商，方案提供商，部件功能模块开发配套商。商斯达实业公司拥有庞大的资料库，有数位毕业于著名高校——有中国电子工业摇篮之称的西安电子科技大学（西军电）并长期从事国防尖端科技研究的高级工程师为您精挑细选，量身订做各种高科技电子元器件，并解决各种技术问题。

微波光电部专业代理经销高频，微波，光纤，光电元器件，组件，部件，模块，整机；电磁兼容元器件，材料，设备；微波 CAD，EDA 软件，开发测试仿真工具；微波，光纤仪器仪表。欢迎国外高科技微波，光纤厂商将优秀产品介绍到中国，共同开拓市场。长期大量现货专业批发高频，微波，卫星，光纤，电视，CATV 器件：晶振，VC0，连接器，PIN 开关，变容二极管，开关二极管，低噪晶体管，功率电阻及电容，放大器，功率管，MMIC，混频器，耦合器，功分器，振荡器，合成器，衰减器，滤波器，隔离器，环行器，移相器，调制解调器；光电子元器件和组件：红外发射管，红外接收管，光电开关，光敏管，发光二极管和发光二极管组件，半导体激光二极管和激光器组件，光电探测器和光接收组件，光发射接收模块，光纤激光器和光放大器，光调制器，光开关，DWDM 用光发射和接收器件，用户接入系统光光收发器件与模块，光纤连接器，光纤跳线／尾纤，光衰减器，光纤适 配器，光隔离器，光耦合器，光环行器，光复用器／转换器；无线收发芯片和模组，蓝牙芯片和模组。
更多产品请看本公司产品专用销售网站：
商斯达中国传感器科技信息网：http：／／www．sensor－ic．com／
商斯达工控安防网：http：／／www．pc－ps．net／
商斯达电子元器件网：http：／／www．sunstare．com／
商斯达微波光电产品网：HTTP：／／www．rfoe．net／
商斯达消费电子产品网：／／www．icasic．com／
商斯达实业科技产品网：／／www．sunstars．cn／微波元器件销售热线：
地址：深圳市福田区福华路福庆街鸿图大厦 1602 室
电话：0755－82884100 833970338339682283398585
传真：0755－83376182（0）13823648918 MSN：SUNS8888＠hotmail．com
邮编：518033 E－mail：szss20＠163．com QQ： 195847376
深圳赛格展销部：深圳华强北路赛格电子市场2583号 电话：0755－83665529 25059422
技术支持：0755－83394033 13501568376
欢迎索取免费详细资料，设计指南和光盘；产品凡多，未能尽录，欢迎来电查询。
北京分公司：北京海淀区知春路 132 号中发电子大厦 3097 号
TEL：010－81159046 8261502013501189838 FAX：010－62543996
上海分公司：上海市北京东路 668 号上海賽格电子市场 D125号
TEL：021－28311762 5670303713701955389 FAX：021－56703037
西安分公司：西安高新开发区 20 所（中国电子科技集团导航技术研究所）
西安劳动南路 88 号电子商城二楼 D23号
TEL：029－81022619 13072977981 FAX：029－88789382

