INTEGRATED CIRCUITS



Product specification Supersedes data of 1998 May 15 File under Integrated Circuits, IC17 1998 Dec 09



## Low cost dual frequency synthesizer for radio telephones

### FEATURES

- Low phase noise
- Low current from 3 V supply
- Fully programmable dividers
- 3-line serial interface bus
- Input reference buffer configurable as an oscillator with external crystal resonator
- · Wide compliance voltage charge pump outputs
- Two power-down input control pins.

### APPLICATIONS

- 900 MHz and 2 GHz digital radio telephones
- Portable battery-powered radio equipment.

### **GENERAL DESCRIPTION**

The UMA1022M BICMOS device integrates prescalers, programmable dividers, a crystal oscillator/buffer and phase comparators to implement two phase-locked loops. The device is designed to operate from 3 NiCd or a single Lilon cell in pocket phones, or from an external 3 V supply.

The synthesizers operate at RF input frequencies up to 2.1 GHz and 550 MHz. All divider ratios are supplied via a 3-wire serial programming bus. The reference divider uses a common, fully programmable part and a separate subdivider section. In this way the comparison frequencies are related to each other allowing optimum isolation between charge pump pulses.

Separate power and ground pins are provided to the analog (charge pump, prescaler) and digital (CMOS) circuits. An independent supply for the crystal oscillator section allows maximum frequency stability. The ground leads should be externally short-circuited to prevent large currents flowing across the die and thus causing damage.  $V_{DD}$  and  $V_{DDX}$  must be at the same potential.  $V_{CCA}$  and  $V_{CCB}$  must be equal to each other and equal to or greater than  $V_{DD}$  (e.g.  $V_{DD} = 3 V$  and  $V_{CCA} = 5.5 V$  for wider VCO control voltage range).

The charge pump currents (phase detector gain) are fixed by internal resistances and controlled by the serial interface. Only passive loop filters are necessary; the charge pumps function within a wide voltage compliance range to improve the overall system performance.

Suitable pin layout is chosen to minimize coupling and interference between signals entering or leaving the chip.

| SYMBOL                              | PARAMETER                                                                                                            | CONDITIONS                                                                                | MIN. | TYP.          | MAX.   | UNIT     |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|---------------|--------|----------|
| V <sub>DD</sub>                     | digital supply voltage                                                                                               | $V_{CCA} = V_{CCB} \ge V_{DD}$                                                            | 2.7  | 3.0           | 5.5    | V        |
| V <sub>CCA</sub> , V <sub>CCB</sub> | analog supply voltages                                                                                               | $V_{CCA} = V_{CCB} \ge V_{DD}$                                                            | 2.7  | 3.0           | 5.5    | V        |
| V <sub>DDX</sub>                    | crystal reference supply voltage                                                                                     | $V_{DDX} = V_{DD}$                                                                        | 2.7  | 3.0           | 5.5    | V        |
| I <sub>tot</sub>                    | all supply currents<br>(I <sub>DD</sub> + I <sub>CCA</sub> + I <sub>CCB</sub> + I <sub>DDX</sub> ) in active<br>mode | $\overline{E} = 1; V_{CCA} = V_{CCB} = 3.0 \text{ V};$ $V_{DDX} = V_{DD} = 3.0 \text{ V}$ |      | 44.05         |        |          |
|                                     | moue                                                                                                                 | XON = 0<br>XON = 1                                                                        | _    | 14.65<br>15.9 | _<br>_ | mA<br>mA |
| I <sub>tot(pd)</sub>                | total supply currents in power-down mode                                                                             |                                                                                           | -    | 40            | -      | μA       |
| f <sub>RF</sub>                     | RF input frequency                                                                                                   |                                                                                           | 300  | _             | 2100   | MHz      |
| f <sub>IF</sub>                     | IF input frequency                                                                                                   | $V_{CCA} = V_{CCB} \le 4.0 \text{ V}$                                                     | 50   | _             | 550    | MHz      |
|                                     |                                                                                                                      |                                                                                           | 50   | _             | 400    | MHz      |
| f <sub>xtal</sub>                   | crystal reference oscillator frequency                                                                               |                                                                                           | 3    | _             | 20     | MHz      |
| f <sub>PCmax</sub>                  | maximum loop comparison frequency                                                                                    |                                                                                           | _    | 2000          | _      | kHz      |
| T <sub>amb</sub>                    | operating ambient temperature                                                                                        |                                                                                           | -30  | -             | +85    | °C       |

### QUICK REFERENCE DATA

## Product specification

## UMA1022M

### **ORDERING INFORMATION**

| TYPE NUMBER |        | PACKAGE                                                           |          |
|-------------|--------|-------------------------------------------------------------------|----------|
|             | NAME   | DESCRIPTION                                                       | VERSION  |
| UMA1022M    | SSOP20 | plastic shrink small outline package; 20 leads; body width 4.4 mm | SOT266-1 |

## **BLOCK DIAGRAM**



UMA1022M

## Low cost dual frequency synthesizer for radio telephones

## PINNING

| SYMBOL           | PIN | DESCRIPTION                                                                 |
|------------------|-----|-----------------------------------------------------------------------------|
| XIN              | 1   | inverting crystal reference input                                           |
| XGND             | 2   | ground for crystal oscillator circuits                                      |
| XOUT             | 3   | crystal oscillator buffer output                                            |
| CPB              | 4   | IF synthesizer charge pump output                                           |
| V <sub>CCB</sub> | 5   | analog supply to IF synthesizer                                             |
| IF <sub>B</sub>  | 6   | IF VCO main divider input                                                   |
| ON <sub>B</sub>  | 7   | IF power-on input; ON <sub>B</sub> = HIGH<br>means IF synthesizer is active |
| DGND             | 8   | digital circuits ground                                                     |
| Ē                | 9   | programming bus enable input                                                |
| DATA             | 10  | programming bus data input                                                  |
| CLK              | 11  | programming bus clock input                                                 |
| V <sub>DD</sub>  | 12  | digital circuits supply voltage                                             |
| ON <sub>A</sub>  | 13  | RF power-on input; $ON_A = HIGH$<br>means RF synthesizer is active          |
| AGND             | 14  | analog circuits ground                                                      |
| RF <sub>A</sub>  | 15  | RF VCO main divider input                                                   |
| V <sub>CCA</sub> | 16  | analog supply to RF synthesizer                                             |
| CPA              | 17  | RF synthesizer charge pump output                                           |
| XOUT             | 18  | inverting oscillator buffer output                                          |
| V <sub>DDX</sub> | 19  | supply voltage to crystal oscillator circuits                               |
| XIN              | 20  | non-inverting crystal reference input                                       |



### FUNCTIONAL DESCRIPTION

#### Main dividers

The main dividers are clocked at pin  $RF_A$  by the RF oscillator signal and at pin  $IF_B$  by the IF oscillator signal. The inputs are AC coupled through external capacitors. Input impedances are high, dominated by parasitic package capacitances, so matching is off-chip. The sensitive dividers operate with signal levels from 35 to 225 mV (RMS), at frequencies up to 2.1 GHz (RF part) and up to 550 MHz (IF part). Both include programmable bipolar prescalers followed by CMOS counters. The RF main divider allows programmable ratios from 512 to 65535; the IF blocks accept values between 128 and 16383.

### **Crystal oscillator**

A fully differential low-noise amplifier/buffer is integrated providing outputs to drive other circuits, and to build a crystal oscillator; only needed are an external resonance circuit and tuning elements (temperature compensation). A bus controlled power-down mode disables the low-noise amplifier to reduce current if not needed.

The normal differential input pins drive a clock buffer to provide edges to the programmable reference divider at frequencies up to 20 MHz. The inputs are AC coupled through external capacitors, and operate with signals down to 35 mV (RMS) and up to 0.5 V (RMS).

Various crystal oscillator structures can be built using the amplifier. By coupling one output back to the appropriate input through the resonator, and decoupling the other input to ground, the second output becomes available to deliver the reference frequency to other circuits.

### **Reference dividers**

A first common divider circuit produces an output frequency for RF or IF synthesizer phase comparison, depending on the P/A bit. It drives a second independent divider, which delivers the reference edge to the IF or RF synthesizer phase comparator. When P/A is logic 1, the output of the subdivider is connected to the RF phase comparator, whereas the output of the common divider is connected to the IF phase detector.

The phase comparators run at related frequencies with a controlled phase difference to avoid interference when in-lock. The common 10-bit section permits divide ratios from 8 to 1023; the second subdivider allows phase comparison frequency ratios between 1 and 16. Table 2 indicates how to program the corresponding bits to get the wanted ratio.

#### Phase comparators

The phase detectors are driven by the output edges selected by the main and reference dividers. Each generates lead and lag signals to control the appropriate charge pump. The pumps output current pulses appear at pins  $CP_A$  (RF synthesizer) and  $CP_B$  (IF synthesizer). The current pulse duration is at least equal to the difference in time of arrival of the edges from the two dividers. If the main divider edge arrives first,  $CP_A$  or  $CP_B$  sink current. If the reference divider edge arrives first,  $CP_A$  or  $CP_B$  source current. For correct PLL operation the VCOs need to have a positive frequency/voltage control slope.

The currents at  $CP_A$  and  $CP_B$  are programmed via the serial bus as multiples of an internally-set reference current. The passage into power-down mode is synchronized with respect to the phase detector to prevent output current pulses being interrupted. Additional circuitry is included to ensure that the gain of the phase comparators remains linear even for small phase errors.

### Serial programming bus

A simple 3-line unidirectional serial bus is used to program the circuit. The 3 lines are DATA, clock (CLK) and enable  $(\overline{E})$ . The data sent to the device is loaded in bursts framed by  $\overline{E}$ . Programming clock edges and their appropriate data bits are ignored until  $\overline{E}$  goes active LOW. The programmed information is loaded into the addressed latch when  $\overline{E}$ returns HIGH. During normal operation,  $\overline{E}$  should be kept HIGH. Only the last 19 bits serially clocked into the device are retained within the programming register.

Additional leading bits are ignored, and no check is made on the number of clock pulses. The NMOS-rich design uses virtually no current when the bus is inactive; power-up is initiated when enable is taken LOW, and power-down occurs a short time after enable returns HIGH. Bus activity is allowed when either synthesizer is active or in power-down ( $ON_A$  and  $ON_B$  inputs LOW) mode. Fully static CMOS registers retain programmed data whatever the power-down state, as long as the supply voltage is present.

### Data format

The leading bits (dt15 to dt0) make up the data field, while the trailing three bits (ad2 to ad0) comprise an address field. The UMA1022M uses 4 of the 8 available addresses. The data format is shown in Table 1. The first bit entered is dt15, the last bit is ad0. For the divider ratios, the first bits entered (P0 and R0) are the Least Significant Bits (LSB). This is different from previous Philips synthesizers.

The trailing address bits are decoded on the rising edge of  $\overline{E}$ . This produces an internal load pulse to store the data in the addressed latch. To avoid erroneous divider ratios, the load pulse is not allowed during data reads by the frequency dividers. This condition is guaranteed by respecting a minimum  $\overline{E}$  pulse width after data transfer. The test register bits should not normally be programmed active (HIGH); normal operation requires them set LOW. When the supply voltage is established an internal power-up initialization pulse is generated to preconfigure the circuit state. Production testing does not verify that all bits are preconfigured correctly.

#### Power-down mode

The RF and IF synthesizers are **on** when respectively the input signal  $ON_A$  and  $ON_B$  are HIGH. When turned **on**, the dividers and phase detector are synchronized to avoid random phase errors. When turned **off**, the phase detector is synchronized to avoid interrupting charge pump pulses. The UMA1022M has a very low current consumption in the power-down mode.

| FIRS              | RST IN REGISTER BIT ALLOCATION                                                |                                                                 |                                                                                |     |        |                    |         |       | LAS    | ST IN |                    |     |     |                    |     |   |   |   |
|-------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------|-----|--------|--------------------|---------|-------|--------|-------|--------------------|-----|-----|--------------------|-----|---|---|---|
|                   | DATA FIELD                                                                    |                                                                 |                                                                                |     |        |                    |         |       | A      | DDRE  | SS                 |     |     |                    |     |   |   |   |
| dt15              | dt14                                                                          | t14 dt13 dt12 dt11 dt10 dt9 dt8 dt7 dt6 dt5 dt4 dt3 dt2 dt1 dt0 |                                                                                |     |        |                    |         |       |        | ad2   | ad1                | ad0 |     |                    |     |   |   |   |
|                   | Test I                                                                        | oits <sup>(2)</sup>                                             |                                                                                | CPI | S/D    | XON <sup>(3)</sup> | Х       | Х     | Х      | Х     | P/A <sup>(4)</sup> |     | REF | DIV2 <sup>(!</sup> | 5)  | 0 | 1 | 1 |
| P0 <sup>(6)</sup> |                                                                               |                                                                 |                                                                                | RF  | synthe | esizer ma          | ain div | vider | coeffi | cient |                    | -   |     |                    | P15 | 0 | 0 | 0 |
| Х                 | Х                                                                             | Х                                                               | X         X         R0 <sup>(6)</sup> reference divider coefficient         R9 |     |        |                    |         | 0     | 0      | 1     |                    |     |     |                    |     |   |   |   |
| Х                 | X     X     A0 <sup>(6)</sup> IF synthesizer main divider coefficient     A13 |                                                                 |                                                                                |     |        |                    | 0       | 1     | 0      |       |                    |     |     |                    |     |   |   |   |

### Notes

1. X = don't care.

Table 1 Bit allocation; note 1

- 2. The test bits (at address 011) should not be programmed with any other value except all zeros for normal operation.
- 3. Bit XON = power-on of crystal oscillator low-noise amplifier; logic 1 turns on circuit block.
- 4. Bit P/A = 1 selects the output of the reference subdivider to the RF synthesizer and the output of the common reference divider to the IF synthesizer.
- 5. The coefficient REFDIV2 (4 bits) selects the phase comparison ratio (1 to 16) between IF and RF synthesizers (see Table 2).
- 6. P0 is the LSB of the RF main divider coefficient; R0 is the LSB of the reference divider coefficient; A0 is the LSB of the IF main divider.

| dt3 (LSB) | dt2 | dt1 | dt0 (MSB) | REFDIV2 |
|-----------|-----|-----|-----------|---------|
| 0         | 0   | 0   | 0         | 1       |
| 1         | 0   | 0   | 0         | 2       |
| 0         | 1   | 0   | 0         | 3       |
| 1         | 1   | 0   | 0         | 4       |
| 0         | 0   | 1   | 0         | 5       |
| 1         | 0   | 1   | 0         | 6       |
| 0         | 1   | 1   | 0         | 7       |
| 1         | 1   | 1   | 0         | 8       |
| 0         | 0   | 0   | 1         | 9       |
| 1         | 0   | 0   | 1         | 10      |
| 0         | 1   | 0   | 1         | 11      |
| 1         | 1   | 0   | 1         | 12      |
| 0         | 0   | 1   | 1         | 13      |
| 1         | 0   | 1   | 1         | 14      |
| 0         | 1   | 1   | 1         | 15      |
| 1         | 1   | 1   | 1         | 16      |

 Table 2
 Programming the coefficient REFDIV2 for reference subdivider

| Table 3 | RF and IF synthesizer nominal charge pump currents (gain) |
|---------|-----------------------------------------------------------|
|---------|-----------------------------------------------------------|

| СРІ | SINGLE/DOUBLE | Ι <sub>CPA</sub> (μΑ) | I <sub>СРВ</sub> (μА) |
|-----|---------------|-----------------------|-----------------------|
| 0   | 0             | 470                   | 470                   |
| 0   | 1             | 840                   | 840                   |
| 1   | 0             | 1410                  | 470                   |
| 1   | 1             | 2480                  | 840                   |

### Product specification

## UMA1022M

## LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                              | PARAMETER                                                                                          | MIN. | MAX.                   | UNIT |
|-------------------------------------|----------------------------------------------------------------------------------------------------|------|------------------------|------|
| V <sub>DD</sub> , V <sub>DDX</sub>  | digital and crystal reference supply voltages                                                      | -0.3 | +5.5                   | V    |
| V <sub>CCA</sub> , V <sub>CCB</sub> | analog charge pump supply voltages                                                                 | -0.3 | +5.5                   | V    |
| $V_{C} - V_{D}$                     | difference in voltage between analog and digital supplies                                          | -0.3 | +5.5                   | V    |
| V <sub>n</sub>                      | voltage                                                                                            |      |                        |      |
|                                     | at pins 7, 9, 10, 11 and 13                                                                        | -0.3 | V <sub>DD</sub> + 0.3  | V    |
|                                     | at pins 1, 3, and 20                                                                               | -0.3 | V <sub>DDX</sub> + 0.3 | V    |
|                                     | at pins 4 and 6                                                                                    | -0.3 | V <sub>CCB</sub> + 0.3 | V    |
|                                     | at pins 15 and 17                                                                                  | -0.3 | V <sub>CCA</sub> + 0.3 | V    |
| $\Delta V_{GND}$                    | difference in voltage between any of DGND, AGND and XGND (these pins should be connected together) | -0.3 | +0.3                   | V    |
| P <sub>tot</sub>                    | total power dissipation                                                                            | -    | 120                    | mW   |
| T <sub>stg</sub>                    | IC storage temperature                                                                             | -55  | +125                   | °C   |
| T <sub>amb</sub>                    | operating ambient temperature                                                                      | -30  | +85                    | °C   |
| T <sub>j(max)</sub>                 | maximum junction temperature                                                                       | -    | 150                    | °C   |

### HANDLING

All pins withstand class 1 ESD test in accordance with "*EIA/JESD22-A114-A*" electrostatic discharge (ESD) sensitivity testing Human Body Model (HBM).

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|---------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient | in free air | 120   | K/W  |

## Product specification

## UMA1022M

## CHARACTERISTICS

All values refer to the typical measurement circuit;  $T_{amb} = 25 \degree C$ ;  $V_{DD} = V_{DDX} = 2.7$  to 5.5 V;  $V_{CCA} = V_{CCB} = 2.7$  to 5.5 V;  $V_{CCA} = V_{CCB} = 2.7$  to 5.5 V;  $V_{CCA} = V_{CCB} \ge V_{DD}$ ; unless otherwise specified. Characteristics for which only a typical value is given are not tested.

| SYMBOL                              | PARAMETER                                                                                               | CONDITIONS                                                                                                                                                       | MIN. | TYP. | MAX.  | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| Supplies; p                         | ins 5, 12, 16 and 19                                                                                    |                                                                                                                                                                  |      | 1    |       | 1    |
| V <sub>DD</sub> , V <sub>DDX</sub>  | digital and crystal reference supply voltages                                                           | $V_{DD} = V_{DDX};$<br>$V_{CCA} = V_{CCB} \ge V_{DD}$                                                                                                            | 2.7  | 3.0  | 5.5   | V    |
| V <sub>CCA</sub> , V <sub>CCB</sub> | charge pump supply voltages                                                                             | $V_{CCA} = V_{CCB} \ge V_{DD}$                                                                                                                                   | 2.7  | 3.0  | 5.5   | V    |
| I <sub>DD</sub>                     | synthesizer digital supply current                                                                      | $V_{DD} = 3 \text{ V}; \overline{E} = 1;$<br>ON <sub>A</sub> and ON <sub>B</sub> = 1                                                                             | -    | 1.5  | 2.1   | mA   |
| I <sub>DDX1</sub>                   | reference block supply current                                                                          | $V_{DDX} = 3 V; XON = 0$                                                                                                                                         | -    | 0.25 | 0.4   | mA   |
| I <sub>DDX2</sub>                   | crystal oscillator and buffer currents                                                                  | V <sub>DDX</sub> = 3 V; XON = 1                                                                                                                                  | -    | 1.5  | 1.8   | mA   |
| I <sub>CCA</sub>                    | RF synthesizer charge pump and prescaler supply currents                                                | $V_{CCA} = 3 V;$<br>ON <sub>A</sub> and ON <sub>B</sub> = 1                                                                                                      | -    | 8.1  | 9.8   | mA   |
| I <sub>CCB</sub>                    | IF synthesizer charge pump and prescaler supply currents                                                | $V_{CCB} = 3 V;$<br>ON <sub>A</sub> and ON <sub>B</sub> = 1                                                                                                      | -    | 4.8  | 5.7   | mA   |
| I <sub>tot(pd)</sub>                | total supply currents<br>$(I_{CCA(pd)} + I_{DD(pd)} + I_{CCB(pd)} + I_{DDX(pd)})$<br>in power-down mode | $\label{eq:E} \begin{split} \overline{E} &= V_{DD}; \mbox{ CLK and } \\ DATA &= 0 \mbox{ V or } V_{DD}; \\ ON_A \mbox{ and } ON_B &= 0; \\ XON &= 0 \end{split}$ | _    | 40   | 80    | μA   |
| RF main div                         | vider input; pin 15                                                                                     |                                                                                                                                                                  |      |      |       |      |
| f <sub>RF</sub>                     | RF input frequency                                                                                      |                                                                                                                                                                  | 300  | -    | 2100  | MHz  |
| V <sub>RF(rms)</sub>                | AC-coupled input signal level (RMS                                                                      | f <sub>RF</sub> = 600 to 2100 MHz                                                                                                                                | 35   | -    | 225   | mV   |
|                                     | value)                                                                                                  | f <sub>RF</sub> = 300 to 600 MHz                                                                                                                                 | 70   | -    | 225   | mV   |
| R <sub>m</sub>                      | main divider ratio                                                                                      |                                                                                                                                                                  | 512  | -    | 65535 |      |
| Z <sub>i</sub>                      | input impedance (real part)                                                                             | f <sub>RF</sub> = 2 GHz                                                                                                                                          | -    | 60   | -     | Ω    |
| Ci                                  | pin input capacitance                                                                                   |                                                                                                                                                                  | -    | 2    | -     | pF   |
| IF main divi                        | der input; pin 6                                                                                        |                                                                                                                                                                  |      |      |       |      |
| f <sub>IF</sub>                     | IF input frequency                                                                                      | $V_{CCA} = V_{CCB} \le 4.0 \text{ V}$                                                                                                                            | 50   | _    | 550   | MHz  |
|                                     |                                                                                                         |                                                                                                                                                                  | 50   | _    | 400   | MHz  |
| V <sub>IF(rms)</sub>                | AC-coupled input signal level                                                                           | f <sub>IF</sub> = 150 to 550 MHz                                                                                                                                 | 35   | -    | 225   | mV   |
| . /                                 | (RMS value)                                                                                             | f <sub>IF</sub> = 100 to 150 MHz                                                                                                                                 | 50   | -    | 225   | mV   |
|                                     |                                                                                                         | f <sub>IF</sub> = 50 to 100 MHz                                                                                                                                  | 100  | -    | 225   | mV   |
| R <sub>m</sub>                      | main divider ratio                                                                                      |                                                                                                                                                                  | 128  | -    | 16383 |      |
| Z <sub>i</sub>                      | input impedance (real part)                                                                             | f <sub>IF</sub> = 400 MHz                                                                                                                                        | -    | 60   | -     | Ω    |
| Ci                                  | pin input capacitance                                                                                   |                                                                                                                                                                  | _    | 2    | _     | pF   |

# Low cost dual frequency synthesizer for radio telephones

| SYMBOL                 | PARAMETER                                                                                                      | CONDITIONS                                                                                | MIN. | TYP. | MAX.                   | UNIT   |
|------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------------------------|--------|
| Synthesize             | rs reference divider input; pins 1 and                                                                         | 20                                                                                        |      |      |                        |        |
| f <sub>xtal</sub>      | crystal reference oscillator frequency                                                                         |                                                                                           | 3    | -    | 20                     | MHz    |
| V <sub>xtal(rms)</sub> | sinusoidal input signal level between                                                                          | single-ended;                                                                             |      |      |                        |        |
|                        | pins 1 and 20 (RMS value)                                                                                      | f <sub>xtal</sub> = 6 to 20 MHz                                                           | 35   | _    | 250                    | mV     |
|                        |                                                                                                                | f <sub>xtal</sub> = 3 to 6 MHz                                                            | 70   | _    | 250                    | mV     |
|                        |                                                                                                                | differential;                                                                             |      |      |                        |        |
|                        |                                                                                                                | $f_{xtal} = 6$ to 20 MHz                                                                  | 70   | -    | 500                    | mV     |
|                        |                                                                                                                | f <sub>xtal</sub> = 3 to 6 MHz                                                            | 140  | -    | 500                    | mV     |
| R <sub>refc</sub>      | common reference division ratio                                                                                |                                                                                           | 8    | -    | 1023                   |        |
| R <sub>refa</sub>      | reference subdivider division ratio                                                                            |                                                                                           | 1    | —    | 16                     |        |
| Zi                     | input impedance (real part) per pin                                                                            | $f_{xtal} = 10 \text{ MHz}; \text{ XON} = 1$                                              | -    | 4    | _                      | kΩ     |
| C <sub>i</sub>         | typical pin input capacitance                                                                                  |                                                                                           | -    | 2    | _                      | pF     |
| NF                     | small signal differential input noise figure                                                                   | matched to a 4 k $\Omega$ source; XON = 1                                                 | -    | 4.5  | _                      | dB     |
| Phase dete             | ctors                                                                                                          |                                                                                           |      |      |                        |        |
| f <sub>PCmax</sub>     | maximum loop comparison<br>frequency                                                                           |                                                                                           | -    | 2000 | -                      | kHz    |
| Charge pur             | np outputs; pins 4 and 17                                                                                      | •                                                                                         | •    | •    |                        |        |
| V <sub>CPA</sub>       | output voltage compliance range;<br>RF synthesizer                                                             |                                                                                           | 0.4  | -    | V <sub>CCA</sub> - 0.4 | V      |
| V <sub>CPB</sub>       | output voltage compliance range;<br>IF synthesizer                                                             |                                                                                           | 0.4  | -    | V <sub>CCB</sub> – 0.4 | V      |
| I <sub>ocp(err)</sub>  | charge pump output current error                                                                               | note 1                                                                                    | -25  | -    | +25                    | %      |
| Imatch                 | sink-to-source current matching                                                                                |                                                                                           | -    | ±5   | _                      | %      |
| I <sub>Lcp</sub>       | charge pump off leakage current                                                                                | $V_{CPA} = \frac{1}{2}V_{CCA};$ $V_{CPB} = \frac{1}{2}V_{CCB}$                            | -5   | ±1   | +5                     | nA     |
| Phase nois             | e                                                                                                              |                                                                                           |      |      |                        |        |
| N <sub>900</sub>       | RF synthesizer's contribution to<br>close-in phase noise of 0.9 GHz VCO<br>signal inside closed-loop bandwidth |                                                                                           | _    | -86  | -                      | dBc/Hz |
| N <sub>1800</sub>      | RF synthesizer's contribution to<br>close-in phase noise of 1.8 GHz VCO<br>signal inside closed-loop bandwidth | $f_{xtal} = 13 \text{ MHz};$<br>$V_{xtal} = 0 \text{ dBm};$<br>$f_{PC} = 200 \text{ kHz}$ | -    | -80  | -                      | dBc/Hz |
| N <sub>180</sub>       | IF synthesizer's contribution<br>180 MHz VCO signal inside<br>closed-loop bandwidth                            |                                                                                           | _    | -104 | -                      | dBc/Hz |

## Low cost dual frequency synthesizer for radio telephones

## UMA1022M

| SYMBOL                                    | PARAMETER                                                                                          | CONDITIONS                              | MIN.               | TYP.  | MAX.                  | UNIT |
|-------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------|-------|-----------------------|------|
| Interface log                             | gic input signal levels; pins 7, 9, 10, <sup>,</sup>                                               | 11 and 13                               | 1                  | 1     |                       | 1    |
| V <sub>IH</sub>                           | HIGH-level input voltage                                                                           |                                         | 0.7V <sub>DD</sub> | -     | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub>                           | LOW-level input voltage                                                                            |                                         | -0.3               | -     | 0.3V <sub>DD</sub>    | V    |
| I <sub>bias</sub>                         | input bias current                                                                                 | logic 1 or logic 0                      | -5                 | -     | +5                    | μA   |
| Ci                                        | input capacitance                                                                                  |                                         | -                  | 2     | -                     | pF   |
| Low noise o                               | crystal oscillator amplifier output sig                                                            | nals; pins 3 and 18                     | •                  |       | •                     |      |
| Zo                                        | differential output impedance<br>(real part)                                                       | f <sub>xtal</sub> = 10 MHz              | _                  | 2     | _                     | kΩ   |
| V <sub>XOUT</sub> ,<br>V <sub>XOUTN</sub> | DC output voltage                                                                                  |                                         | -                  | 2.29  | -                     | V    |
| G <sub>v(diff)</sub>                      | small signal differential voltage gain                                                             | $XON = 1$ ; $f_{xtal} = 10 \text{ MHz}$ | 18                 | 20    | 22                    | dB   |
| V <sub>o(p-p)</sub>                       | limiting differential output voltage swing (peak-to-peak value)                                    | XON = 1                                 | -                  | 2     | -                     | V    |
| $\Delta f/f(V_{DDX})$                     | frequency stability as a function of<br>supply voltage change (referenced to<br>initial frequency) | $V_{DDX} = 3 V \pm 5\%$ ; note 2        | -                  | ±0.25 | -                     | ppm  |
| System spe                                | cification                                                                                         |                                         | •                  | •     | •                     |      |
| FTRF <sub>IF</sub>                        | RF frequency and close harmonics feedthrough to IF frequency                                       | note 3                                  | -                  | 70    | -                     | dBc  |
| FTIF <sub>RF</sub>                        | IF frequency and close harmonics<br>feedthrough to RF frequency                                    | note 3                                  | _                  | 50    | _                     | dBc  |

Notes

1. Conditions:  $0.4 < V_{CPA} < (V_{CCA} - 0.4)$  and  $0.4 < V_{CPB} < (V_{CCB} - 0.4)$ .

2. This value is directly dependent on the external resonator quality factor. Only guaranteed for the application circuit which is given in Fig.5.

3. Only guaranteed on the Philips application board.

## SERIAL BUS TIMING CHARACTERISTICS

 $V_{DD}$  =  $V_{DDX}$  =  $V_{CCA}$  =  $V_{CCB}$  = 3 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL                           | PARAMETER                             | MIN.                | TYP. | MAX. | UNIT |  |  |
|----------------------------------|---------------------------------------|---------------------|------|------|------|--|--|
| Serial programming clock; CLK    |                                       |                     |      |      |      |  |  |
| t <sub>r</sub>                   | input rise time                       | _                   | 10   | 40   | ns   |  |  |
| t <sub>f</sub>                   | input fall time                       | -                   | 10   | 40   | ns   |  |  |
| T <sub>cy</sub>                  | clock period                          | 100                 | -    | _    | ns   |  |  |
| Enable programming; E            |                                       |                     |      |      |      |  |  |
| t <sub>START</sub>               | delay to rising clock edge            | 100                 | -    | -    | ns   |  |  |
| t <sub>END</sub>                 | delay from last falling clock edge    | 20                  | -    | _    | ns   |  |  |
| t <sub>W(min)</sub>              | minimum inactive pulse width          | 1500 <sup>(1)</sup> | -    | -    | ns   |  |  |
| t <sub>SU;Ē</sub>                | enable set-up time to next clock edge | 20                  | -    | _    | ns   |  |  |
| Register serial input data; DATA |                                       |                     |      |      |      |  |  |
| t <sub>SU;DAT</sub>              | input data to clock set-up time       | 20                  | -    | _    | ns   |  |  |
| t <sub>HD;DAT</sub>              | input data to clock hold time         | 20                  | _    | _    | ns   |  |  |

### Note

1. The minimum pulse width ( $t_{W(min)}$ ) can be smaller than 1.5  $\mu$ s when the following conditions are fulfilled:

a) Main divider input frequency 
$$f_{RF} > \frac{383}{t_{W(min)}}$$

b) Reference divider input frequency 
$$f_{xtal} > \frac{3}{t_{W(min)}}$$



## AC TIMING CHARACTERISTICS

 $V_{DD}$  =  $V_{DDX}$  =  $V_{CCA}$  =  $V_{CCB}$  = 3 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL             | PARAMETER                                                                          | MIN.  | TYP. | MAX. | UNIT |
|--------------------|------------------------------------------------------------------------------------|-------|------|------|------|
| t <sub>PUP</sub>   | delay for initial power-up                                                         | _     | 400  | -    | μs   |
| t <sub>PDWN</sub>  | time for power-down from $\overline{E} = 0$ (ON <sub>A</sub> /ON <sub>B</sub> = 0) | -     | 100  | -    | μs   |
| t <sub>START</sub> | time to turn-on either the RF or IF synthesizer from $ON_A/ON_B$                   | -     | 50   | _    | μs   |
| t <sub>END</sub>   | time to turn-off either the RF or IF synthesizer from $ON_A/ON_B$                  | -     | 70   | -    | μs   |
| t <sub>SEND</sub>  | waiting time before sending data on the serial bus                                 | 15000 | _    | -    | μs   |



## APPLICATION INFORMATION





### PACKAGE OUTLINE



## Low cost dual frequency synthesizer for radio telephones

### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

## UMA1022M

### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                         | SOLDERING METHOD                  |                       |  |
|---------------------------------|-----------------------------------|-----------------------|--|
| FACKAGE                         | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, SQFP                       | not suitable                      | suitable              |  |
| HLQFP, HSQFP, HSOP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ   | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                 | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                | not recommended <sup>(5)</sup>    | suitable              |  |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### DEFINITIONS

| Data sheet status         |                                                                                       |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values           |                                                                                       |  |  |  |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

NOTES

## Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Fax. +43 160 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14 Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO,

Tel. +47 22 74 8000, Fax. +47 22 74 8341 **Pakistan:** see Singapore

Pakistan: see Singapore

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain

Romania: see Italy

Russia: Philips Russia, Ul. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382

Spain: Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

**Switzerland:** Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

435102/750/04/pp20

Date of release: 1998 Dec 09

Document order number: 9397 750 04825

SCA60

Let's make things better.





SUNSTAR 商斯达实业集团是集研发、生产、工程、销售、代理经销、技术咨询、信息服务等为一体的高科技企业,是专业高科技电子产品生产厂家,是具有10多年历史的专业电子元器件供应商,是中国最早和最大的仓储式连锁规模经营大型综合电子零部件代理分销商之一,是一家专业代理和分銷世界各大品牌IC芯片和電子元器件的连锁经营综合性国际公司,专业经营进口、国产名厂名牌电子元件,型号、种类齐全。在香港、北京、深圳、上海、西安、成都等全国主要电子市场设有直属分公司和产品展示展销窗口门市部专卖店及代理分销商,已在全国范围内建成强大统一的供货和代理分销网络。我们专业代理经销、开发生产电子元器件、集成电路、传感器、微波光电元器件、工控机/DOC/DOM电子盘、专用电路、单片机开发、MCU/DSP/ARM/FPGA软件硬件、二极管、三极管、模块等,是您可靠的一站式现货配套供应商、方案提供商、部件功能模块开发配套商。商斯达实业公司拥有庞大的资料库,有数位毕业于著名高校——有中国电子工业摇篮之称的西安电子科技大学(西军电)并长期从事国防尖端科技研究的高级工程师为您精挑细选、量身订做各种高科技电子元器件,并解决各种技术问题。

微波光电部专业代理经销高频、微波、光纤、光电元器件、组件、部件、模块、整机;电磁兼容元器件、材料、设备;微波 CAD、EDA 软件、开发测试仿真工具;微波、光纤仪器仪表。 欢迎国外高科技微波、光纤厂商将优秀产品介绍到中国、共同开拓市场。长期大量现货专业批发 高频、微波、卫星、光纤、电视、CATV 器件: 晶振、VCO、连接器、PIN 开关、变容二极管、开 关二极管、低噪晶体管、功率电阻及电容、放大器、功率管、MIIC、混频器、耦合器、功分器、 振荡器、合成器、衰减器、滤波器、隔离器、环行器、移相器、调制解调器;光电子元器件和组 件:红外发射管、红外接收管、光电开关、光敏管、发光二极管和发光二极管组件、半导体激光 二极管和激光器组件、光电探测器和光接收组件、光发射接收模块、光纤激光器和光放大器、光 调制器、光开关、DWDM 用光发射和接收器件、用户接入系统光光收发器件与模块、光纤连接器、 光纤跳线/尾纤、光衰减器、光纤适 配器、光隔离器、光耦合器、光环行器、光复用器/转换器; 无线收发芯片和模组、蓝牙芯片和模组。

更多产品请看本公司产品专用销售网站:

商斯达中国传感器科技信息网: http://www.sensor-ic.com/

商斯达工控安防网: http://www.pc-ps.net/

商斯达电子元器件网: http://www.sunstare.com/

商斯达微波光电产品网:HTTP://www.rfoe.net/

商斯达消费电子产品网://www.icasic.com/

商斯达实业科技产品网://www.sunstars.cn/ 微波元器件销售热线:

地址: 深圳市福田区福华路福庆街鸿图大厦 1602 室

电话: 0755-82884100 83397033 83396822 83398585

传真: 0755-83376182 (0) 13823648918 MSN: SUNS8888@hotmail.com

邮编: 518033 E-mail:szss20@163.com QQ: 195847376

深圳赛格展销部: 深圳华强北路赛格电子市场 2583 号 电话: 0755-83665529 25059422 技术支持: 0755-83394033 13501568376

欢迎索取免费详细资料、设计指南和光盘;产品凡多,未能尽录,欢迎来电查询。

北京分公司:北京海淀区知春路 132 号中发电子大厦 3097 号

TEL: 010-81159046 82615020 13501189838 FAX: 010-62543996 上海分公司: 上海市北京东路 668 号上海賽格电子市场 D125 号

TEL: 021-28311762 56703037 13701955389 FAX: 021-56703037

西安分公司: 西安高新开发区 20 所(中国电子科技集团导航技术研究所) 西安劳动南路 88 号电子商城二楼 D23 号

TEL: 029-81022619 13072977981 FAX:029-88789382